Journal article 265 views 66 downloads
On short channel effects in high voltage JFETs: A theoretical analysis
Power Electronic Devices and Components, Volume: 7, Start page: 100057
Swansea University Authors: Finn Monaghan, Antonio Martinez Muniz
-
PDF | Version of Record
©2024TheAuthor(s). This is an open access article under the CC BY-NC-ND license.
Download (3.94MB)
DOI (Published version): 10.1016/j.pedc.2024.100057
Abstract
In this work, the impact of Short Channel Effects (SCEs), particularly Drain Induced Barrier Lowering (DIBL) on the performance of a high voltage Silicon Carbide (SiC) JFET has been thoroughly investigated. Drift-Diffusion simulations of on-state current-voltage characteristics and breakdown perform...
Published in: | Power Electronic Devices and Components |
---|---|
ISSN: | 2772-3704 |
Published: |
Elsevier BV
2024
|
Online Access: |
Check full text
|
URI: | https://cronfa.swan.ac.uk/Record/cronfa66247 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Abstract: |
In this work, the impact of Short Channel Effects (SCEs), particularly Drain Induced Barrier Lowering (DIBL) on the performance of a high voltage Silicon Carbide (SiC) JFET has been thoroughly investigated. Drift-Diffusion simulations of on-state current-voltage characteristics and breakdown performance have been completed for different gate junction depths (xj) and mesa widths (MW). Due to the short channel length, realistic implant doping profiles extracted from experimentally calibrated Monte-Carlo based SRIM simulations have been used. Two suitable designs to eliminate premature DIBL-induced failure have been found: xj = 0.7 µm for MW=1.75 µm, and xj = 1 µm for MW=2 µm. We found that a 0.3 µm junction depth has a breakdown voltage of only 50 V due to collapse of the source-drain barrier at a relatively low drain bias. Threshold voltage (Vth) decreases with increasing junction depth, approaching 0 V. This is due to a combination of greater lateral straggling of implanted ions and improved electrostatic control of the channel. Our calculations demonstrate that the most robust option to mitigate DIBL and consequently early breakdown is to maintain xj ≥1 µm. At this depth, the threshold voltage has a weak dependence on drain bias, indicating diminishing SCEs. Decreasing the mesa width mitigates early breakdown but requires a mesa width of less than 1.75 µm, which poses fabrication challenges.Keywords: Silicon carbide; JFET; Drain induced barrier lowering; Short channel effects; Breakdown voltage; Model |
---|---|
Keywords: |
Silicon carbide; JFET; Drain induced barrier lowering; Short channel effects; Breakdown voltage; Model |
College: |
Faculty of Science and Engineering |
Funders: |
The authors would like to acknowledge the COATED M2A funding from the European Social Fund via the Welsh Government (c80816), the Engineering and Physical Sciences Research Council (Grant Ref: EP/ S02252X/1). |
Start Page: |
100057 |